

Department of Electrical & Computer Engineering

# PROJECT REPORT

Course Code: CSE231L

**Course Title: Digital Logic Design** 

Section: 09

**Project Name:** 

# Seven Segment Display

Date of Submission: 01st June, 2024

Submitted by Group Number: 02

**Group members:** 

Name
Sudipto Roy
2222756041

Md. Rayhan Sharif Rafsun 2222472042

Shakil Ahmed 2221453042

Munem Bulbul 2221314642

**Course Instructor: Omar Ibne Shahid (OISD)** 

Submitted To Lab Instructor: Pritthika Dhar

**Project Title:** 7 Segment Display

### **Objectives:**

➤ To clearly and accurately display numerical digits (0-9) and different letters for various applications such as digital clocks, calculators, and electronic meters.

- ➤ To provide good visibility and readability from a reasonable distance and under various lighting conditions.
- ➤ To offer a compact and efficient way of displaying information that can be easily integrated into different electronic devices.
- ➤ To consume minimal power, making it suitable for battery-operated devices.
- ➤ To offer a cost-effective solution for numerical displays in a variety of consumer and industrial electronic devices.
- ➤ To be used in various configurations, such as single-digit displays or multi-digit arrays, for displaying more complex information.

### **Apparatus:**

## For Basic Gates Implementation:

- 1. Breadboard
- 2. 3 \* IC 7408 Quadruple 2-input AND gates (12 gates)
- 3. 2 \* IC 7432 Quadruple 2-input OR gates (6 gates)
- 4. 1 \* IC 7411 Triple 3-input AND gates (1 gate)
- 5. 1 \* IC 7404 Hex Inverters (3 gates)
- 6. 33 Ohm Resistor
- 7. 7 Segment Display
- 8. Wire
- 9. LED
- 10. Battery
- 11. 9 Volt to 5 Volt Converter

### For NAND Gates Implementation:

- 1. Breadboard
- 2. 6 \* IC 7400 Quadruple 2-input NAND gates (22 gates)
- 3. 1 \* IC 7410 Triple 3-input NAND gates (1 gate)
- 4. 33 Ohm Resistor
- 5. 7 Segment Display
- 6. Wire

- 7. LED
- 8. Battery
- 9. 9 Volt to 5 Volt Converter

#### For NOR Gates Imlementation:

- 1. Breadboard
- 2. 6 \* IC 7402 Quadruple 2-input NOR gates (24 gates)
- 3. 1 \* IC 7427 Triple 3-input NOR gates (2 gate)
- 4. 33 Ohm Resistor
- 5. 7 Segment Display
- 6. Wire
- 7. LED
- 8. Battery
- 9. 9 Volt to 5 Volt Converter

### For MUX Implementation:

- 1. Breadboard
- 2. 4 \* IC 74LS153 4:1 Multiplexer
- 3. 1 \* IC 7404 Hex Inverters (1 gate)
- 4. 33 Ohm Resistor
- 5. 7 Segment Display
- 6. Wire
- 7. LED
- 8. Battery
- 9. 9 Volt to 5 Volt Converter

# For Decoder Implementation:

- 1. Breadboard
- 2. 1 \* 74HC238 3 to 8 Line Decoder
- 3. 2 \* IC 7432 Quadruple 2-input OR gates (5 gates)
- 4. 2 \* IC 4075 Triple 3-input OR gates (6 gates)
- 5. 33 Ohm Resistor
- 6. 7 Segment Display
- 7. Wire
- 8. LED
- 9. 9 Volt to 5 Volt Converter

### Theory:

A seven segment display is widely used electric component that can represent numeric digits and some alphabetic characters. It consists of seven individual LED segments arranged in a specific pattern, allowing the display of various combinations to form the desired characters. Each segments represents a particular part of the character, and by selectively activating or deactivating these segments, different digits or characters can be displayed.

**Segments and Mapping**: The seven segment of typical seven-segment display are labeled as A, B, C, D, E, F and G. These segments are usually arranged in a pattern similar to the number "8". With segment 'G' forming the horizontal line in the middle and 'A' to 'F' forming the remaining vertical and diagonal lines. By activating or deactivating specific segments, different characters can be formed.

**Numeric Mapping:** The segments of a seven segment display can be controlled individually to represent the ten decimal (0-9) numbers. The following picture demonstrates the mapping of each segment to its corresponding digit:



**Character Mapping:** In addition to numeric digits, some alphabetic characters can also be displayed on a seven segment display. By utilizing the combinations of segments, the display can represent letters such as A, b, C, d, E, F, G, H, J, L, O, P, U, S etc.

**Controlling the display:** To display a specific digit or character, the segments must be activated or deactivated accordingly. This is typically achieved by providing appropriate control signals to the display circuitry.

There are several methods to control seven segment display, such as;

➤ **Basic Logic Gates:** Basic Logic Gates such as AND, OR and NOT gates can be used to control the segments based on input values. By designing circuits using the gates, the segments can be deactivated as needed.

- ➤ *Universal Gates:* Universal Gates such as; NAND or NOR gates offer flexibility in designing the display circuit. These gates can perform any logic function including controlling the segments of the display.
- ➤ *Multiplexing:* Multiplexing involves using a multiplexer to select the desired segments for each digit. The segments are sequentially activated and refreshed at the high rate to create illusion of continuous display.
- ➤ **Decoders:** Decoders are used to convert binary inputs to their corresponding segment activation. By providing appropriate input to decoder, the desired digit or character.

## **Circuit Diagram:**



Figure 01 - Using Basic Gates



Figure 02 – Using NAND Gates



Figure 03 – Using NOR Gates



Figure 04 – Using MUX



Figure 04 – Using Decoder

### **Experimental Procedure:**

### **Using Basic Gates**

To create seven segment display using basic gates, we will need to use logic gates like AND, OR and NOT gates. Our three inputs labeled as; X, Y and Z represents the three bits of binary number. Here are the steps:

- **1.** *Create Truth Table:* We started by creating a truth table that maps the binary input values to the desired segments that should be lit up for each number. For a seven segment display, we have segments labeled A, B, C, D, E, F and G. Each of these segment corresponds to a specific input combination. For example, for the number 0, all the segments except G lighted up. So, we created a truth table mapping the binary inputs X, Y, Z to the segments (A, B, C, D, E, F and G).
- **2.** *Implementing segment A:* Using truth table we implemented the logic for segment A. This segment is typically controlled by inputs of X, Y and Z. And then we used AND, OR and NOT gates to achieve the desired logic expression for segment A.
- **3.** *Implementing segments B, C, D, E, F and G:* We repeated the same process of step-02 to implement segments B, C, D, E, F and G.
- **4.** *Implementing the DP:* We repeated the same process to implement the DP.
- **5.** Connect Output to the Seven Segment Display: Connect outputs of each segments logic to the corresponding segments on the seven segment display.
- **6. Test the display:** Verify that the implemented logic functions correctly by providing different binary inputs and observing the corresponding segments on the Seven Segment Display accordingly. Repeat this process for each segments (B, C, D, E, F, G and DP) using appropriate logic expressions. And by connecting outputs to the corresponding segments on the Seven Segment Display.

### Cost Analysis:

| Components                          | Quantity | Unit Price | Total      |
|-------------------------------------|----------|------------|------------|
| IC 7408 Quadruple 2-input AND gates | 3        | 25         | 75         |
| IC 7432 Quadruple 2-input OR gates  | 2        | 25         | 50         |
| IC 7411 Triple 3-input AND gates    | 1        | 35         | 35         |
| IC 7404 Hex Inverters               | 1        | 20         | 20         |
| Others                              |          |            | 530        |
|                                     |          |            | Total= 710 |

### **Using NAND gates**

- 1. Creating Seven Segment Display using universal gates is an another alternative approach. Firstly, we placed all the IC's in appropriate position.
- 2. We placed wires according to the circuitry now. And, placed all the NAND gates in the IC.
- 3. Now, we placed the outputs to the seven segment display. And placed 2 resistor in seven segment display also.
- 4. Now, we supplied Ground and VCC(+5V) connection from battery to all the ICs in respectively in pin number 7 and pin number 14.
- 5. We checked our desired output in the seven segment by switching all the combination.

### Cost Analysis:

| Components                           | Quantity | Unit Price | Total      |
|--------------------------------------|----------|------------|------------|
| IC 7400 Quadruple 2-input NAND gates | 6        | 25         | 150        |
| IC 7410 Triple 3-input NAND gates    | 1        | 25         | 25         |
| Others                               |          |            | 530        |
|                                      |          |            | Total= 705 |

### **Using NOR gates**

- 1. Creating Seven Segment Display using universal gates is an another alternative approach. Firstly, we placed all the IC's in appropriate position.
- 2. We placed wires according to the circuitry now. And, placed all the NOR gates in the IC.
- 3. Now, we placed the outputs to the seven segment display. And placed 2 resistor in seven segment display also.
- 4. Now, we supplied Ground and VCC(+5V) connection from battery to all the ICs in respectively in pin number 7 and pin number 14.
- 5. We checked our desired output in the seven segment by switching all the combination.

#### Cost Analysis:

| Components                          | Quantity | Unit Price | Total      |
|-------------------------------------|----------|------------|------------|
| IC 7402 Quadruple 2-input NOR gates | 6        | 25         | 150        |
| IC 7427 Triple 3-input NOR gates    | 1        | 25         | 25         |
| Others                              |          |            | 530        |
|                                     |          |            | Total= 705 |

It requires one more gates than NAND gates implementation.

### **Using MUX**

- 1. We gathered the required components multiplexer chip, a seven segment display, resistors, power supply and connecting wires.
- 2. Understood the pin configuration of the multiplexer. Here we used 4:1 MUX, IC-74153
- 3. Determined the logic input combinations for each letters. We provided each data input line for the MUX, using X, Y as selection inputs, S1 and S0 respectively. Noted the values in Data input column by creating truth table to determine the combination of inputs required to display.
- 4. Connected input pins to the logic input combinations based on the truth table. Connected input pins of the MUX chips to appropriate control signals.
- 5. We connected VCC(+5 v) to the pin no-16 and ground to pin no-8.

|    | A  | В  | С  | D  | E  | F  | G  | DP |
|----|----|----|----|----|----|----|----|----|
| i1 | Z' | Z' | Z' | Z' | Z' | Z' | 1  | 0  |
| i2 | Z' | Z' | 1  | 1  | 1  | Z' | Z' | 0  |
| i3 | 1  | 0  | 1  | 1  | Z' | 1  | Z  | 0  |
| i4 | Z  | Z  | Z  | Z  | Z  | Z  | Z  | Z' |

- 6. Now according to the upper table we inserted input in our MUX
- 7. Then, we tested all the combination accroring to our experimental data table.

### Cost Analysis:

| Components                 | Quantity | Unit Price | Total      |
|----------------------------|----------|------------|------------|
| IC 74LS153 4:1 Multiplexer | 4        | 42         | 168        |
| IC 7404 Hex Inverters      | 1        | 20         | 20         |
| Others                     |          |            | 530        |
|                            |          |            | Total= 718 |

### **Using Decoder**

To create seven segment display using decoders, we need a decoder with at least three inputs. So we use a 3:8 decoder. To represent the our number and letters using a 3:8 decoder with a seven segment display, we need to follow these steps -

- 1. Wire up the IC 74183.
- 2. Set the Enable inputs to the appropriate values. G1 should be set to High and both G2A and G2B should be set to Low.
- 3. The 3 select inputs (X Y Z) should be connected to 3 binary switches and the 8 outputs should be connected to Seven Segment Display.
- 4. Now, we check the output on Seven Segment Display for all combinations.

### Cost Analysis:

| Components                         | Quantity | Unit Price | Total      |
|------------------------------------|----------|------------|------------|
| 74HC238 3 to 8 Line Decoder        | 1        | 80         | 80         |
| IC 7432 Quadruple 2-input OR gates | 2        | 25         | 50         |
| IC 4075 Triple 3-input OR gates    | 2        | 25         | 50         |
| Others                             |          |            | 530        |
|                                    |          |            | Total= 710 |

## **Experimental Data Table:**

Characters to print: **8-BuGS.** 

| Character | ] | input |   | A | В | С | D | Е | F | G | DP |
|-----------|---|-------|---|---|---|---|---|---|---|---|----|
|           | X | Y     | Z |   |   |   |   |   |   |   |    |
| 8         | 0 | 0     | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0  |
| -         | 0 | 0     | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0  |
| В         | 0 | 1     | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0  |
| u         | 0 | 1     | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0  |
| G         | 1 | 0     | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0  |
| S         | 1 | 0     | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0  |
| •         | 1 | 1     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1  |

### Boolean Algebra:

A = X'Y'Z' + X'YZ' + XY'Z' + XY'Z

B = X'Y'Z' + X'YZ'

C = X'Y'Z' + X'YZ' + X'YZ + XY'Z' + XY'Z

D = X'Y'Z' + X'YZ' + X'YZ + XY'Z' + XY'Z

E = X'Y'Z' + X'YZ' + X'YZ + XY'Z'

F = X'Y'Z' + X'YZ' + XY'Z' + XY'Z

 $\mathsf{G} = \mathsf{X'Y'Z'} + \mathsf{X'Y'Z} + \mathsf{X'YZ'} + \mathsf{XY'Z}$ 

DP = XYZ'

# K-map:

### For A:

| 1 0 |   | 0 | 1 |  |
|-----|---|---|---|--|
| 1   | 1 | X | 0 |  |

$$A = X'Z' + XY'$$

#### For B:

| 1 | 0 | 0 | 1 |
|---|---|---|---|
| 0 | 0 | X | 0 |

$$B = X'Z'$$

### For C:

| <br> |   |   |   |
|------|---|---|---|
| 1    | 0 | 1 | 1 |
| 1    | 1 | X | 0 |

$$C = Y'Z' + XY' + X'Y$$

## For D:

| 1 | 0 | 1 | 1 |
|---|---|---|---|
| 1 | 1 | X | 0 |

$$D = Y'Z' + XY' + X'Y$$

## For E:

| 1 | 0 | 1 | 1 |
|---|---|---|---|
| 1 | 0 | X | 0 |

$$E = Y'Z' + X'Y$$

### For F:

| 1 | 0 | 0 | 1 |
|---|---|---|---|
| 1 | 1 | X | 0 |

$$F = X'Z' + XY'$$

## For G:

| 1 | 1 | 0 |   |
|---|---|---|---|
| 0 | 1 | X | 0 |

$$G = X'Z' + Y'Z$$

## For DP:

| 0 | 0 | 0 | 0 |
|---|---|---|---|
| 0 | 0 | X | 1 |

$$DP = XYZ'$$

# Using NAND Gales

For A: 
$$\overline{X}\overline{Z} + \overline{X}\overline{Y}$$

$$= \overline{\overline{X}\overline{Z} + \overline{X}\overline{Y}}$$

$$= \overline{(\overline{X}\overline{Z})} \cdot \overline{(\overline{X}\overline{Y})}$$

$$F_{AP} \quad A : \overline{XZ} + X\overline{Y}$$

$$= \overline{\overline{XZ}} + \overline{XY}$$

For B: 
$$\overline{X}\overline{Z}$$

$$=\overline{\overline{X}}\overline{Z}$$

$$\overline{\overline{Y}} + \overline{\overline{Z}} + \overline{\overline{Z}} = \overline{\overline{X}} + \overline{\overline{Y}} = \overline{\overline{X}}$$

$$= \frac{\overline{X} + \overline{Z}}{\overline{X} + \overline{X} + \overline{Y}} = \frac{\overline{X} + \overline{X}}{\overline{X} + \overline{Y}} = \frac{\overline{X} + \overline{X}}{\overline{X} + \overline{Y}} = \frac{\overline{X} + \overline{X}}{\overline{X} + \overline{X}} = \frac{\overline{X} + \overline{X}}{\overline{X}} = \frac{\overline{X} + \overline{X}}{\overline{X}} = \frac{\overline{X}}{\overline{X}} = \frac{\overline{X} + \overline{X}}{\overline{X}} = \frac{\overline{X}}{\overline{X}} = \frac{\overline{X}}{\overline{$$

For C and D: 
$$\overline{XY} + \overline{Y}\overline{Z} + X\overline{Y}$$

$$= \overline{\overline{XY} + \overline{Y}\overline{Z} + X\overline{Y}}$$

$$= \overline{XY} + YZ + XY$$

$$= \overline{\overline{XY}} \cdot \overline{YZ} \cdot \overline{X\overline{Y}}$$

For E : 
$$\overline{X}Y + \overline{Y}\overline{Z}$$

$$= \overline{\overline{X}Y + \overline{Y}\overline{Z}}$$

For c and D: 
$$\overline{X}Y + \overline{Y}\overline{Z} + X\overline{Y}$$

For 
$$F$$
:  $\overline{x}\overline{z} + x\overline{y}^+$   $\overline{z} + \overline{y} + \overline{y} + \overline{x} =$ 

$$\frac{xz + \sqrt{y}}{xz + xy} + x + x + y + y + x = x$$

$$= \frac{\overline{XZ} + \overline{XY}}{\overline{XZ}} \cdot \overline{\overline{XY}} = \overline{\overline{Y} + \overline{X}} + \overline{\overline{Y} + \overline{Y}} = \overline{\overline{Y} + \overline{X}} = \overline{\overline{X}}$$

For 
$$G_1$$
 :  $\overline{X}\overline{Z} + \overline{Y}Z$ 

$$= \overline{\overline{X}\overline{Z} + \overline{Y}Z}$$

$$= \overline{\overline{X}\overline{Z} \cdot \overline{Y}Z}$$

# Using NAND Gales

$$= \overline{X_L} + \overline{X_{\overline{Y}}}$$

$$= \overline{(X_{\overline{Z}})} \cdot \bullet \cdot \overline{(X_{\overline{Y}})}$$

$$=\overline{X+Z}+\overline{X+Y}$$

$$=\frac{\overline{X+Z}+\overline{X+Y}}{\overline{X+Y}}$$

For C and D: 
$$XY + \overline{X}\overline{z} + X\overline{Y}$$

$$\overline{Y}X + \overline{Y}\overline{Z} + X\overline{Y}$$

$$\overline{YX}$$
 .  $\overline{\overline{YY}}$  .  $\overline{YX}$  =

For E 
$$\tilde{x}Y + \tilde{Y}\tilde{z}$$

= XY , YZ

$$= \overline{\overline{X} + \overline{Y}} + \overline{\overline{Y} + \overline{Z}} + \overline{\overline{X} + \overline{Y}}$$

$$= \overline{\overline{X} + \overline{Y}} + \overline{\overline{Y} + \overline{Z}} + \overline{\overline{X} + \overline{Y}}$$

$$= \overline{X + \overline{Y}} + \overline{Y + \overline{Z}} + \overline{\overline{X} + \overline{Y}} + \overline{\overline{X} + \overline{X}} =$$

$$= \overline{X+\overline{Y}} + \overline{Y+\overline{Z}} + \overline{\overline{X}+\overline{Y}} \qquad \overline{\overline{Y}} \times \overline{\underline{X}} = \overline{X}$$

For 
$$O_1$$
 :  $\overline{XZ} + \overline{YZ}$ 

Using Sop Form
$$\begin{array}{c}
\overline{SY} + \overline{YX} = \overline{SY} + \overline{YY} = \overline{SY} + \overline{YY} = \overline{SY} + \overline{YY} + \overline{YY} = \overline{SY} + \overline{YY} = \overline{SY} + \overline{YY} + \overline{YY} + \overline{YY} = \overline{YY} + \overline{YY} + \overline{YY} = \overline{YY} + \overline{YY} + \overline{YY} = \overline{YX} + \overline{YY} + \overline{YY} = \overline{YX} + \overline{YX} = \overline{YX} + \overline{YX} = \overline{YX} + \overline{YX} = \overline{YX} + \overline{YX} + \overline{YX} = \overline{YX} = \overline{YX} + \overline{YX} + \overline{YX} = \overline{YX} = \overline{YX} + \overline{YX} + \overline{YX} = \overline{YX} = \overline{YX} = \overline{YX} + \overline{YX} + \overline{YX} = \overline{YX} = \overline{YX} = \overline{YX} = \overline{YX} = \overline{YX} = \overline{YX} + \overline{YX} + \overline{YX} + \overline{YX} = \overline{YX} =$$

POP A 9

For 
$$G$$
 :  $\overline{X}\overline{Z}$  +  $\overline{Y}\overline{Z}$ 

$$= \overline{\overline{X}}\overline{Z}$$
 +  $\overline{\overline{Y}}\overline{Z}$ 

$$= \overline{\overline{X}}+\overline{\overline{Z}}$$
 +  $\overline{\overline{Y}}+\overline{\overline{Z}}$ 

$$= \overline{X}+\overline{Z}$$
 +  $\overline{Y}+\overline{Z}$ 

$$= \overline{X}+\overline{Z}$$
 +  $\overline{Y}+\overline{Z}$ 

For DP : 
$$\overline{XYZ}$$

$$= \overline{\overline{XYZ}}$$

$$= \overline{X} + \overline{Y} + \overline{Z}$$

$$= \overline{X} + \overline{Y} + \overline{Z}$$

# Using SOP Form

For A: 
$$\overline{X}\overline{Y}\overline{z} + \overline{X}\overline{Y}\overline{z} + X\overline{Y}\overline{z} + X\overline{Y}\overline{z}$$
  
=  $\sum_{m} (0, 2, 4, 5)$ 

For B: 
$$\overline{X}\overline{Y}\overline{Z} + \overline{X}Y\overline{Z}$$
  
=  $\sum_{m} (0,2)$ 

For C and D: 
$$\overline{X}\overline{Y}\overline{z} + \overline{X}Y\overline{z} + \overline{X}Y\overline{z} + X\overline{Y}\overline{z} + X\overline{Y}\overline{z}$$
  
=  $\sum_{m} (0, 2, 3, 4, 5)$ 

For E: 
$$\overline{X}\overline{Y}\overline{Z} + \overline{X}Y\overline{Z} + \overline{X}YZ + \overline{X}\overline{Y}Z$$

$$= \sum_{m} (0,2,3,4)$$

For 
$$F: \overline{X}\overline{Y}\overline{z} + \overline{X}Y\overline{z} + X\overline{Y}\overline{z} + X\overline{Y}\overline{z}$$
  
=  $\sum_{m} (0,2,4,5)$ 

For 
$$G_1$$
:  $\overline{X}\overline{Y}\overline{Z} + \overline{X}\overline{Y}\overline{Z} + \overline{X}\overline{Y}\overline{Z} + \overline{X}\overline{Y}\overline{Z} + \overline{X}\overline{Y}\overline{Z}$ 

$$= \sum_{m} (0,1,2,5)$$

Using POS Form

For 
$$A: (\overline{X} + \overline{Y} + \overline{z}) (\overline{X} + Y + \overline{z}) (X + Y + \overline{z})$$

=  $II M (1,3,6)$ 

For B: 
$$(\bar{X} + \bar{Y} + \bar{Z})(\bar{X} + Y + \bar{Z})(X + \bar{Y} + \bar{Z})(X + \bar{Y} + \bar{Z})$$
  
=  $TM(1,3,4,5,6)$ 

For c and D: 
$$(X+Y+Z)$$
  $(X+Y+Z)$ 

$$= JI m (1,6)$$

For E: 
$$(X+Y+Z)(X+Y+Z)(X+Y+Z)$$
  
=  $TM(1,5,6)$ 

For 
$$F: (\bar{X}+\bar{Y}+\bar{z})(\bar{X}+Y+\bar{z})(X+Y+\bar{z})$$
  
=  $TIM(1.3,6)$ 

For G: 
$$(X+Y+Z)(X+Y+Z)(X+Y+Z)$$
  
=  $TIM(3,4,6)$ 

For DP: 
$$(\bar{x}+\bar{\gamma}+\bar{z})(\bar{x}+\bar{\gamma}+\bar{z})(\bar{x}+\bar{\gamma}+\bar{z})(\bar{x}+\bar{\gamma}+\bar{z})$$
  
 $(x+\bar{\gamma}+\bar{z})$   
=  $TL M(0,1,2,3,4,5)$ 

**Result:** After connecting all the wires to the IC's and Seven Segment Display, we checked all the combination according to our Truth Table. And we got all the outputs according our truth table.

**Discussion:** In this project, we made a Seven Segment Display using five methods. Here is a discussion given below -

1. **Basic Logic Gates Method:** Using basic logic gates AND, OR and NOT provided the flexibility in terms of customizing the circuit and allowed for fine gained control over display.

Pros: As we had specific requirements it was a good option.

Cons: Designing circuit using basic gates was more time consuming and complex because of so much wires and gates.

2. *NAND Gates Method:* Using NAND gates to perform any logic function, including controlling the segments of the display.

Pros: It provided high level of flexibility and versatility in designing circuit. In our case this approach was most cost efficient.

Cons: Compared to other methods, we faced less problem and cons in this NAND gates implementation. It requires deep understanding of universal gates behavior and combination.

3. *NOR Gates Implementation:* Using NOR gates to perform any logic function, including controlling the segments of the display.

Pros: It provided high level of flexibility and versatility in designing circuit. In our case this approach was most cost efficient.

Cons: Compared to NAND gates method, NOR gates implementation requires more gates. It requires deep understanding of universal gates behavior and combination.

4. *Multiplexer (MUX) Method Implementation:* The MUX method involves using a MUX to select the appropriate combination of segments to display each digit. WE had to use 7 MUX (4:1) to display all the letters properly.

Pros: The MUX method allowed dynamic control of the display. Since it consists selectivity it requires less components than the basic gates method.

Cons: In our case, this MUX approach cost more money on component than the NAND gate approach. Beside this, implementing a multiplexer-based display required addition circuitry for digit selection.

5. **Decoder Method Implementation:** In this method, we had to use 1 decoder IC (3:8) but it requires extra 6 - 3 input OR gates (2 - IC 4075) and 5 - 2 input OR gates (2 - IC 7432).

Pros: Using decoder simplified the design process as it directly mapped the input valyues to the appropriate segments. It was relatively straight forward to implement.

Cons: Using this method costs more and less sufficient for our project.

## **Determining the best method:**

We have used NAND gate implementation for its efficiency and low cost build.

### Cost Analysis:

| Components                           | Quantity | Unit Price | Total      |
|--------------------------------------|----------|------------|------------|
| IC 7400 Quadruple 2-input NAND gates | 6        | 25         | 150        |
| IC 7410 Triple 3-input NAND gates    | 1        | 25         | 25         |
| Breadboard                           | 2        | 155        | 310        |
| Battery (9 Volt)                     | 1        | 85         | 85         |
| 9 Volt to 5 Volt Converter           | 1        | 1          | 15         |
| Wires                                |          |            | 100        |
| Resistor                             |          |            | 5          |
| Seven Segment Display                | 1        | 15         | 15         |
|                                      |          |            | Total= 705 |

# **Sequential Part:**

**Objectives:** The purpose of this theory is to propose a sequential component integration approach for the development of a Seven Segment Display Project. By organizing the project task and activities in a sequential manner, we aim to optimize resource allocation, streamline development process and ensure the successful implementation of a functional Seven Segment Display.

### **Apparatus:**

- 1. Breadboard
- 2. 2 \* IC 7432 Quadruple 2-input OR gates (2 gates)
- 3. 1 \* IC 7408 Quadruple 2-input AND gates (1 gate)
- 4. 2 \* IC 7476 J-K Flip-Flop
- 5. 1 \* 555 Timer IC
- 6. Wire
- 7. Battery
- 8. 9 Volt to 5 Volt Converter

### Theory:

Flip-flops are fundamental building blocks in digital electronics, primarily used for storage, synchronization, and sequencing of digital data. The JK, D, and T flip-flops are variations of basic flip-flops, each with unique characteristics and operational behaviors. Here's a detailed explanation of each:

## JK Flip-Flop

The JK flip-flop is a versatile and widely used type of flip-flop. It has two inputs labeled J and K, and two outputs, Q and  $Q^-Q$ .

### D Flip-Flop

The D (Data or Delay) flip-flop is simpler and more commonly used in digital systems for its straightforward behavior. It has a single input labeled D and two outputs, Q and  $Q^-Q$ .

## T Flip-Flop

The T (Toggle) flip-flop is derived from the JK flip-flop and is used mainly for toggling operations. It has a single input labeled T and two outputs, Q and  $Q^{-}Q$ .



state diagram of 3 bit ripple down counter

# **State Table:**

Table 01: (J-k Flip-flop)

| Present state (A,B,C) | Next<br>state | $J_A$ | K <sub>A</sub> | $J_{\mathrm{B}}$ | K <sub>B</sub> | $\mathbf{J_{c}}$ | $\mathbf{k}_{\mathrm{C}}$ |
|-----------------------|---------------|-------|----------------|------------------|----------------|------------------|---------------------------|
| 000                   | 001           | 0     | x              | 0                | X              | 1                | х                         |
| 001                   | 010           | 0     | х              | 1                | х              | х                | 1                         |
| 010                   | 011           | 0     | х              | х                | 0              | 1                | х                         |
| 011                   | 100           | 1     | х              | х                | 1              | х                | 1                         |
| 100                   | 101           | х     | 0              | 0                | х              | 1                | х                         |
| 101                   | 110           | х     | 0              | 1                | х              | х                | 1                         |
| 110                   | 111           | х     | 0              | х                | 0              | 1                | х                         |
| 111                   | 000           | X     | 1              | х                | 1              | х                | 1                         |

# K-map:

| A'B'C' | A'B'C | A'BC | A'BC' |
|--------|-------|------|-------|
| AB'C'  | AB'C  | ABC  | ABC'  |

## For JA:

| 0 | 0 | 1 | 0 |
|---|---|---|---|
| X | X | X | X |

Ja=BC

## For KA:

| X | X | X | X |  |
|---|---|---|---|--|
| 0 | 0 | X | 1 |  |

Ka=B

# For J<sub>B</sub>:

| 0 | 1 | X | 0 |
|---|---|---|---|
| 0 | 1 | X | 0 |

 $J_B = C$ 

## For KB:

| X | X | 1 | 0 |
|---|---|---|---|
| X | X | X | 1 |

 $K_B = A + C$ 

# For Jc:

| 1 | X | X | 1 |
|---|---|---|---|
| 1 | X | X | 0 |

JC = A' + B'

# For Kc:

|   | X | X | 1 | X |  |
|---|---|---|---|---|--|
|   | X | 1 | X | X |  |
| l |   |   |   |   |  |

**K**c = 1

# Cost Analysis:

| Components                          | Quantity | Unit Price | Total      |
|-------------------------------------|----------|------------|------------|
| IC 7476 JK Flip-Flop                | 2        | 40         | 80         |
| IC 7432 Quadruple 2-input OR gates  | 1        | 25         | 25         |
| IC 7408 Quadruple 2-input AND gates | 1        | 25         | 25         |
|                                     |          |            | Total= 130 |

# Table 02: (D Flip-flop)

| Present state (A,B,C) | Next state | $\mathbf{D}_{\mathrm{A}}$ | $\mathbf{D}_{\mathrm{B}}$ | $\mathbf{D}_{\mathbf{C}}$ |
|-----------------------|------------|---------------------------|---------------------------|---------------------------|
| 000                   | 001        | 0                         | 0                         | 1                         |
| 001                   | 010        | 0                         | 1                         | 0                         |
| 010                   | 011        | 0                         | 1                         | 1                         |
| 011                   | 100        | 1                         | 0                         | 0                         |
| 100                   | 101        | 1                         | 0                         | 1                         |
| 101                   | 110        | 1                         | 1                         | 0                         |
| 110                   | 111        | 1                         | 1                         | 1                         |
| 111                   | 000        | X                         | X                         | X                         |

# For Da:

| 0 | 0 | 1 | 0 |
|---|---|---|---|
| 1 | 1 | X | 1 |

DA = AB' + BC

### For DB:

| 0 | 1 | 0 | 1 |
|---|---|---|---|
| 0 | 1 | X | 0 |

 $D_B = B'C + A'BC'$ 

# For Dc:

|   | 0 | 0 | 1 |
|---|---|---|---|
| 1 | 0 | X | 0 |

DC = B'C' + A'C'

# Cost Analysis:

| Components                          | Quantity | Unit Price | Total      |
|-------------------------------------|----------|------------|------------|
| IC 7474 D Flip-Flop                 | 2        | 40         | 80         |
| IC 7432 Quadruple 2-input OR gates  | 2        | 25         | 50         |
| IC 7408 Quadruple 2-input AND gates | 2        | 25         | 50         |
|                                     |          |            | Total= 180 |

Table 03: (T flip-flop)

| Present state (A,B,C) | Next state | $\mathbf{T}_{\mathbf{A}}$ | $T_{B}$ | $\mathbf{T}_{\mathbf{C}}$ |
|-----------------------|------------|---------------------------|---------|---------------------------|
| 000                   | 001        | 0                         | 0       | 1                         |
| 001                   | 010        | 0                         | 1       | 1                         |
| 010                   | 011        | 0                         | 0       | 1                         |
| 011                   | 100        | 1                         | 1       | 1                         |
| 100                   | 101        | 0                         | 0       | 1                         |
| 101                   | 110        | 0                         | 1       | 1                         |
| 110                   | 111        | 1                         | 1       | 0                         |
| 111                   | 000        | X                         | X       | X                         |

For Ta:

| 0 | 0 | 1 | 0 |
|---|---|---|---|
| 0 | 0 | X | 1 |

 $T_A = BC + AB$ 

For TB:

| 0 | 1 | 1 | 0 |
|---|---|---|---|
| 0 | 1 | X | 1 |

 $T_B = C + AB$ 

For Tc:

| 1 | 1 | 1 | 1 |  |
|---|---|---|---|--|
| 1 | 1 | X | 0 |  |

$$Tc = A' + B'$$

# Cost Analysis:

| Components                          | Quantity | Unit Price | Total      |
|-------------------------------------|----------|------------|------------|
| IC 7476 JK Flip-Flop                | 2        | 40         | 80         |
| IC 7432 Quadruple 2-input OR gates  | 1        | 25         | 25         |
| IC 7408 Quadruple 2-input AND gates | 1        | 25         | 25         |
|                                     |          |            | Total= 130 |

# **Circuit Diagram:**



Figure – 06 : Sequential Part using JK Flip Flop

### **Experimental Procedure:**

- 1. From the K-map we found our equation. Then connect to the JA, JB, JC and KA, KB, KC as like the equation.
- 2. Here in 7476 IC we connected VCC in 14 no. pin and ground in 7 no. pin. We found our output in 3 and 5 no. pin, and it connects to computational part.
- 3. 13 and 10 no. pin are CLR, it connects to the VCC.
- 4. 12 and 9 no. pin are clock, we connected it to the 555 time IC's output 3 no. pin.
- 5. In 555 Timer IC, pin no 4,8 connected to VCC and 1 no pin connected to the ground. Then 2 and 6 should be short. Then, 6 connect to a capacitor. And 6 to 7 connect a resistor. After that 7 connect to a resistor with VCC. And Output comes from 3 no pin.

**Result:** After connect to the all wires in 7476 J-K Flip-Flop and 555 timer IC, we cleared the button through 1 to 0. Then, it sequentially show 000 to 001 and so on. We got our output according to our experimental data table.

**Discussion:** In our seven-segment display project, we utilized JK flip-flops to achieve a stable and accurate numeric output. The JK flip-flops were configured to count in binary and control state transitions, allowing for precise and synchronous toggling. This binary count was then decoded to drive the appropriate segments on the display. The robustness and versatility of JK flip-flops ensured reliable performance, preventing glitches and timing issues, thus enabling the correct and consistent presentation of numbers on the seven-segment display.